[hpc-announce] [CFP] MULTIPROG-2016: International Workshop on Programmability and Architectures for Heterogeneous Multicores

Miquel Pericàs miquelp at chalmers.se
Tue Sep 15 07:56:37 CDT 2015


-----------
CALL FOR PAPERS

Ninth International Workshop on
Programmability and Architectures for Heterogeneous Multicores
(MULTIPROG-2016)


Held in conjunction with the 11th International Conference on
High-Performance
and Embedded Architectures and Compilers (HiPEAC)
Prague, Czech Republic, January 18, 2016
Workshop website: http://research.ac.upc.edu/multiprog/


Goal of the Workshop
--------------------

Computer manufacturers have embarked on the many-core roadmap, promising to
add
more and more cores/hardware threads on their chips. The ever-increasing
number
of cores and heterogeneity in architectures has placed new burdens on the
programming community. Software needs to be parallelized and optimized for
accelerators such as GPUs in order to take advantage of the new breed of
multi-/many-core computers. As a result, progress in how to easily harness
the
computing power of multi-core architectures is in great demand.

The ninth edition of the MULTIPROG workshop aims to bring together
researchers
interested in programming models, runtimes, and computer architecture. The
workshop's emphasis is on heterogeneous architectures and covers issues
such as:

    * How can future parallel programming models improve software
productivity?

    * How should compilers, runtimes and architectures support programming
      models and emerging applications?

    * How to design efficient data structures and innovative algorithms?

MULTIPROG is intended for quick publication of early results,
work-in-progress,
etc., and is not intended to prevent later publication of extended papers.
Informal proceedings with accepted papers will be made available at the
workshop
and online at the workshop’s web page http://research.ac.upc.edu/multiprog/.


Topics of interest
------------------
Papers are sought on topics including, but not limited to:
    * Multi-core architectures
        o Architectural support for compilers/programming models
        o Processor (core) architecture and accelerators, in particular GPUs
        o Memory system architecture
        o Performance, power, temperature, and reliability issues
    * Heterogeneous computing
        o Algorithms and data structures for heterogeneous systems
        o Applications for heterogeneous computing and real-time graphics
    * Programming models for multi-core architectures
        o Language extensions
        o Run-time systems
        o Compiler optimizations and techniques
    * Benchmarking of multi-/many-core architectures
        o Tools for discovering and understanding parallelism
        o Tools for understanding performance and debugging
        o Case studies and performance evaluation


Important dates
---------------
Abstract submission: October 23, 2015
Full paper submission: October 30, 2015
Author notification: December 4, 2015


Paper submission
----------------
Submissions should not exceed 12 pages and should be formatted according to
the
LNCS format for CS Proceedings. This limit  includes text, figures, tables
and
references."

Please use one of the templates below:
    * Latex template:
ftp://ftp.springer.de/pub/tex/latex/llncs/latex2e/llncs2e.zip
    * Word template:
ftp://ftp.springer.de/pub/tex/latex/llncs/word/splnproc1110.zip


Submission link:  http://research.ac.upc.edu/multiprog/


Organizers
----------
Miquel Pericàs            Chalmers University of Technology   Sweden
miquelp[at]chalmers.se
Vassilis Papaefstathiou   Chalmers University of Technology   Sweden
vaspap[at]chalmers.se
Oscar Palomar             Barcelona Supercomputing Center     Spain
 oscar.palomar[at]bsc.es
Ferad Zyulkyarov          Barcelona Supercomputing Center     Spain
 ferad.zyulkyarov[at]bsc.es


Steering committee
------------------
Eduard Ayguade       UPC/Barcelona Supercomputing Center   Spain
 eduard[at]ac.upc.edu
Benedict R. Gaster   Qualcomm                              USA
 bgaster[at]qti.qualcomm.com
Lee Howes            Qualcomm                              USA
 lhowes[at]qti.qualcomm.com
Per Stenstrom        Chalmers University of Technology     Sweden   pers[at]
chalmers.se
Osman Unsal          Barcelona Supercomputing Center       Spain
 osman.unsal[at]bsc.es


Program committee
------------------
Ali Jannesari           TU Darmstadt                    Germany
Amer Abdelhalim         Argonne National Lab            USA
Avi Mendelson           Technion                        Israel
Christos Kotselidis     U. of Manchester                UK
Daniel Goodman          Oracle                          UK
Dongping Zhang          AMD                             USA
Håkan Grahn             Blekinge TH                     Sweden
Hans Vandierendonck     Queen’s U. of Belfast           UK
Kenjiro Taura           University of Tokyo             Japan
Luigi Nardi             Imperial College of London      UK
Naoya Maruyama          RIKEN AICS                      Japan
Oscar Plata             U. of Malaga                    Spain
Pedro Trancoso          U. of Cyprus                    Cyprus
Polyvios Pratikakis     FORTH-ICS                       Greece
Roberto Gioiosa         PNNL                            USA
Ruben Titos             BSC                             Spain
Sasa Tomic              IBM Research                    Switzerland
Simon McIntosh-Smith    U. of Bristol                   UK
Timothy G. Mattson      Intel                           USA
Trevor Carlson          Uppsala Univ.                   Sweden


Workshop site
-----------------
http://research.ac.upc.edu/multiprog/
-------------- next part --------------
An HTML attachment was scrubbed...
URL: <https://lists.mcs.anl.gov/mailman/private/hpc-announce/attachments/20150915/e43708bd/attachment.html>
-------------- next part --------------
-----------
CALL FOR PAPERS

Ninth International Workshop on 
Programmability and Architectures for Heterogeneous Multicores
(MULTIPROG-2016)


Held in conjunction with the 11th International Conference on High-Performance 
and Embedded Architectures and Compilers (HiPEAC) 
Prague, Czech Republic, January 18, 2016
Workshop website: http://research.ac.upc.edu/multiprog/


Goal of the Workshop
--------------------

Computer manufacturers have embarked on the many-core roadmap, promising to add 
more and more cores/hardware threads on their chips. The ever-increasing number 
of cores and heterogeneity in architectures has placed new burdens on the 
programming community. Software needs to be parallelized and optimized for 
accelerators such as GPUs in order to take advantage of the new breed of 
multi-/many-core computers. As a result, progress in how to easily harness the 
computing power of multi-core architectures is in great demand.

The ninth edition of the MULTIPROG workshop aims to bring together researchers 
interested in programming models, runtimes, and computer architecture. The 
workshop's emphasis is on heterogeneous architectures and covers issues such as: 

    * How can future parallel programming models improve software productivity?
    
    * How should compilers, runtimes and architectures support programming 
      models and emerging applications?
    
    * How to design efficient data structures and innovative algorithms?

MULTIPROG is intended for quick publication of early results, work-in-progress, 
etc., and is not intended to prevent later publication of extended papers. 
Informal proceedings with accepted papers will be made available at the workshop 
and online at the workshop’s web page http://research.ac.upc.edu/multiprog/.


Topics of interest
------------------
Papers are sought on topics including, but not limited to:
    * Multi-core architectures
        o Architectural support for compilers/programming models
        o Processor (core) architecture and accelerators, in particular GPUs
        o Memory system architecture
        o Performance, power, temperature, and reliability issues
    * Heterogeneous computing
        o Algorithms and data structures for heterogeneous systems
        o Applications for heterogeneous computing and real-time graphics
    * Programming models for multi-core architectures
        o Language extensions
        o Run-time systems
        o Compiler optimizations and techniques
    * Benchmarking of multi-/many-core architectures
        o Tools for discovering and understanding parallelism
        o Tools for understanding performance and debugging
        o Case studies and performance evaluation


Important dates
---------------
Abstract submission: October 23, 2015
Full paper submission: October 30, 2015
Author notification: December 4, 2015


Paper submission
----------------
Submissions should not exceed 12 pages and should be formatted according to the
LNCS format for CS Proceedings. This limit  includes text, figures, tables and 
references."

Please use one of the templates below:
    * Latex template: ftp://ftp.springer.de/pub/tex/latex/llncs/latex2e/llncs2e.zip
    * Word template: ftp://ftp.springer.de/pub/tex/latex/llncs/word/splnproc1110.zip


Submission link:  http://research.ac.upc.edu/multiprog/


Organizers
----------
Miquel Pericàs            Chalmers University of Technology   Sweden   miquelp[at]chalmers.se
Vassilis Papaefstathiou   Chalmers University of Technology   Sweden   vaspap[at]chalmers.se
Oscar Palomar             Barcelona Supercomputing Center     Spain    oscar.palomar[at]bsc.es
Ferad Zyulkyarov          Barcelona Supercomputing Center     Spain    ferad.zyulkyarov[at]bsc.es


Steering committee
------------------
Eduard Ayguade       UPC/Barcelona Supercomputing Center   Spain    eduard[at]ac.upc.edu
Benedict R. Gaster   Qualcomm                              USA      bgaster[at]qti.qualcomm.com
Lee Howes            Qualcomm                              USA      lhowes[at]qti.qualcomm.com
Per Stenstrom        Chalmers University of Technology     Sweden   pers[at]chalmers.se
Osman Unsal          Barcelona Supercomputing Center       Spain    osman.unsal[at]bsc.es


Program committee
------------------
Ali Jannesari           TU Darmstadt                    Germany
Amer Abdelhalim         Argonne National Lab            USA
Avi Mendelson           Technion                        Israel
Christos Kotselidis     U. of Manchester                UK
Daniel Goodman          Oracle                          UK
Dongping Zhang          AMD                             USA
Håkan Grahn             Blekinge TH                     Sweden
Hans Vandierendonck     Queen’s U. of Belfast           UK
Kenjiro Taura           University of Tokyo             Japan
Luigi Nardi             Imperial College of London      UK
Naoya Maruyama          RIKEN AICS                      Japan
Oscar Plata             U. of Malaga                    Spain
Pedro Trancoso          U. of Cyprus                    Cyprus
Polyvios Pratikakis     FORTH-ICS                       Greece
Roberto Gioiosa         PNNL                            USA
Ruben Titos             BSC                             Spain
Sasa Tomic              IBM Research                    Switzerland
Simon McIntosh-Smith    U. of Bristol                   UK
Timothy G. Mattson      Intel                           USA
Trevor Carlson          Uppsala Univ.                   Sweden

Workshop site
-----------------
http://research.ac.upc.edu/multiprog/


More information about the hpc-announce mailing list